# Intel® Platform Controller Hub EG20T Packet HUB Driver for Windows\* Programmer's Guide February 2011 Order Number: 324265-002US INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: http://www.intel.com/#/en\_US\_01. Any software source code reprinted in this document is furnished under a software license and may only be used or copied in accordance with the terms of that license. Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. Go to: http://www.intel.com/products/processor%5Fnumber/ for details. $\alpha$ Intel® Hyper-Threading Technology requires a computer system with a processor supporting Intel® HT Technology and an Intel® HT Technology-enabled chipset, BIOS and operating system. Performance will vary depending on the specific hardware and software you use. For more information including details on which processors support Intel® HT Technology, see http://www.intel.com/products/ht/hyperthreading\_more.htm. β Intel<sup>®</sup> High Definition Audio requires a system with an appropriate Intel<sup>®</sup> chipset and a motherboard with an appropriate CODEC and the necessary drivers installed. System sound quality will vary depending on actual implementation, controller, CODEC, drivers and speakers. For more information about Intel<sup>®</sup> HD audio, refer to http://www.intel.com/. $\chi$ 64-bit computing on Intel<sup>®</sup> architecture requires a computer system with a processor, chipset, BIOS, operating system, device drivers and applications enabled for Intel<sup>®</sup> 64 architecture. Performance will vary depending on your hardware and software configurations. Consult with your system vendor for more information. $\delta$ Intel<sup>®</sup> Virtualization Technology requires a computer system with an enabled Intel<sup>®</sup> processor, BIOS, virtual machine monitor (VMM) and, for some uses, certain computer system software enabled for it. Functionality, performance or other benefits will vary depending on hardware and software configurations and may require a BIOS update. Software applications may not be compatible with all operating systems. Please check with your applications may not be compatible with all operating systems. ε The original equipment manufacturer must provide Intel® Trusted Platform Module (Intel® TPM) functionality, which requires an Intel® TPM-supported BIOS. Intel® TPM functionality must be initialized and may not be available in all countries. θ For Enhanced Intel SpeedStep® Technology, see the Processor Spec Finder or contact your Intel representative for more information. $I^2C^*$ is a two-wire communications bus/protocol developed by Philips. SMBus is a subset of the $I^2C^*$ bus/protocol and was developed by Intel. Implementations of the $I^2C^*$ bus/protocol may require licenses from various entities, including Philips Electronics N.V. and North American Philips Corporation. BunnyPeople, Celeron, Celeron Inside, Centrino, Centrino Inside, Core Inside, i960, Intel Intel Iogo, Intel AppUp, Intel Atom, Intel Atom Inside, Intel Core, Intel Inside, the Intel Inside logo, Intel NetBurst, Intel NetMerge, Intel NetStructure, Intel SingleDriver, Intel SpeedStep, Intel Sponsors of Tomorrow. Intel Sponsors of Tomorrow. Intel Sponsors of Tomorrow. Intel Sponsors of Tomorrow. Intel NCS, MMX, Moblin, Pentium, Pentium Inside, skoool, the skoool logo, Sound Mark, The Journey Inside, vPro Inside, VTune, Xeon, and Xeon Inside are trademarks of Intel Corporation in the U.S. and other countries. February 2011 Order Number: 324265-002US \*Other names and brands may be claimed as the property of others Copyright $\ \odot$ 2011, Intel Corporation and/or its suppliers and licensors. All rights reserved. # Contents | 1.0 | Intro | duction | 5 | |-----|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | 2.0 | Opera | ating System (OS) Support | . 6 | | 3.0 | Depe | ndencies | 7 | | 4.0 | | et HUB Driver API Details | | | | 4.1<br>4.2<br>4.3 | Features Interface Details IOCTL Usage Details 4.3.1 IOCTL_PCIEQOS_READ_REG 4.3.2 IOCTL_PCIEQOS_WRITE_REG 4.3.3 IOCTL_PCIEQOS_READ_MODIFY_WRITE_REG 4.3.4 IOCTL_PCIEQOS_READ_OROM 4.3.5 IOCTL_PCIEQOS_WRITE_OROM 4.3.6 IOCTL_PCIEQOS_WRITE_OROM 4.3.7 IOCTL_PCIEQOS_READ_MAC_ADDR 5tructures 4.4.1 ioh_pcieqos_reqt | 8<br>9<br>9<br>10<br>11<br>11<br>12 | | | 4.5<br>4.6 | Error Handling | | | 5.0 | <b>Progr</b> 5.1 5.2 5.3 | Opening the Device 5.1.1 Using Packet HUB Interface Exposed by the Driver. Read/Write Operation Close the Device | 13<br>13<br>13 | | 6.0 | Defau | ult Settings | 14 | | Tab | | | | | 1 | | ported IOCTLs | | | 2 | | pcieqos_reqt structureault Register Values Used in Packet HUB Driver for Initialization | | February 2011 Order Number: 324265-002US # **Revision History** | Date | Revision | Description | |----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------| | February 2011 | 002 | Updated Section 2.0, "Operating System (OS) Support" on page 6 Added Section 5.1.1, "Using Packet HUB Interface Exposed by the Driver" on page 13 | | September 2010 | 001 | Initial release | # 1.0 Introduction This document provides the programming details of the Packet HUB driver for Windows\*. This includes the information about the interfaces exposed by the driver and how to use those interfaces to drive the Packet HUB hardware. February 2011 Intel® Platform Controller Hub EG20T PHUB Driver Programmer's Guide Order Number: 324265-002US 5 # 2.0 Operating System (OS) Support The PACKET HUB driver is supported by the following operating systems: | No | os | Notes | |----|----------------------------|----------------| | 1 | Microsoft Windows XP* | Service Pack 3 | | 2 | Windows Embedded Standard* | 2009 | | 3 | Windows Embedded POSReady* | 2009 | | 4 | Microsoft Windows 7* | | | 5 | Windows Embedded Standard7 | | Intel® Platform Controller Hub EG20T PHUB Driver Programmer's Guide # 3.0 Dependencies This driver is only dependent upon appropriate OS driver installation. Also, this driver is not dependent upon any other software delivered. February 2011 Intel® Platform Controller Hub EG20T PHUB Driver Programmer's Guide Order Number: 324265-002US 7 ## 4.0 Packet HUB Driver API Details This section provides information about the interfaces exposed by the Packet HUB driver. In the current implementation of the driver, the interfaces are exposed through IOCTLs that can be called from the application (user mode) using the Win32 API DeviceIoControl (refer to the MSDN documentation for more details on this API). The following sections provide information about the IOCTLs and how to use them to configure the Packet HUB hardware to work properly. #### 4.1 Features The Packet HUB driver supports: - · Reading and writing IOH Packet HUB hardware registers - Reading and writing Serial EEPROM via Packet HUB Serial ROM interface #### 4.2 Interface Details Table 1 lists IOCTLs supported by the driver. ## Table 1. Supported IOCTLs | No | IOCTL | Remarks | |----|--------------------------------------|-----------------------------------------------------------| | 1 | IOCTL_PCIEQOS_READ_REG | Read IOH Packet HUB hardware registers | | 2 | IOCTL_PCIEQOS_WRITE_REG | Write IOH Packet HUB hardware registers | | 3 | IOCTL_PCIEQOS_READ_MODIFY_WRITE_RE G | Read, modify and write IOH Packet HUB hardware registers | | 4 | IOCTL_PCIEQOS_READ_OROM | Read Option ROM data via Packet HUB Serial ROM interface | | 5 | IOCTL_PCIEQOS_WRITE_OROM | Write Option ROM data via Packet HUB Serial ROM interface | | 6 | IOCTL_PCIEQOS_READ_MAC_ADDR | Read MAC address via Packet HUB Serial ROM interface | | 7 | IOCTL_PCIEQOS_WRITE_ MAC_ADDR | Write MAC address via Packet HUB Serial ROM interface | ## 4.3 **IOCTL Usage Details** The following files contain the details of the IOCTLs and data structures used. - ioh\_pcieqos\_ioctls.h contains IOCTL definitions - ioh\_pcieqos\_common.h data structures and other variables used by the IOCTLs Refer to the "Register Address Map | Memory-Mapped I/O Registers | Device Control Registers" section in the "Packet Hub" chapter of the Intel® Platform Controller Hub EG20T IOH External Design Specification for IOCTL\_PCIEQOS\_READ\_REG and IOCTL\_PCIEQOS\_WRITE\_REG offset address. #### 4.3.1 IOCTL\_PCIEQOS\_READ\_REG This IOCTL is called to read the Packet HUB register. The prerequisite for this is that the device must be installed and opened using the Win32 API CreateFile. ``` pciegos regt.addr offset = 0xXX; /* target register address offset 1 */ pciegos regt.data = 0; pcieqos reqt.mask = 0; DeviceIoControl(hHandle, IOCTL PCIEQOS READ REG, &pcieqos_reqt, sizeof(pcieqos reqt), &dataout, sizeof(dataout), &ret len, NULL); ``` #### 4.3.2 IOCTL\_PCIEQOS\_WRITE\_REG This writes data into the Packet HUB register. ``` ioh pciegos regt pciegos regt; pcieqos_reqt.addr_offset = 0xXX; /* target register address offset */ pcieqos_reqt.data = 0xXX; /* write data */ pcieqos_reqt.mask = 0; DeviceIoControl(hHandle, IOCTL PCIEQOS WRITE REG, &pcieqos_reqt, sizeof(pcieqos_reqt), NULL, Ο, &ret_len, NULL); ``` #### 4.3.3 IOCTL\_PCIEQOS\_READ\_MODIFY\_WRITE\_REG This reads data from the Packet HUB register, modifies it and writes it back to the Packet HUB register. ``` ioh pciegos regt pciegos regt; pcieqos reqt.addr offset = 0xXX; /* target register address offset */ /* write data */ pcieqos_reqt.data = 0xXX; ``` 1. Refer to the "Register Address Map | Memory-Mapped I/O Registers | Device Control Registers" section in the "Packet Hub" chapter of the Intel® Platform Controller Hub EG20T External Design Specification February 2011 Programmer's Guide Order Number: 324265-002US ### 4.3.4 IOCTL\_PCIEQOS\_READ\_OROM This reads Option ROM data via the Packet HUB Serial ROM interface. ### 4.3.5 IOCTL\_PCIEQOS\_WRITE\_OROM This writes Option ROM data via the Packet HUB Serial ROM interface. February 2011 Order Number: 324265-002US ``` sizeof(pcieqos_reqt), NULL,0, &ret_len, NULL); ``` ### 4.3.6 IOCTL\_PCIEQOS\_READ\_MAC\_ADDR This reads the MAC address via the Packet HUB Serial ROM interface. ### 4.3.7 IOCTL\_PCIEQOS\_WRITE\_MAC\_ADDR This writes the MAC address via the Packet HUB Serial ROM interface. February 2011 Intel® Platform Controller Hub EG20T PHUB Driver Programmer's Guide Order Number: 324265-002US Intel® Platform Controller Hub EG20T PHUB Driver Programmer's Guide #### 4.4 Structures This section provides the details on the structures used by interfaces exposed by the Packet HUB driver. All the structures used by the interfaces are defined in ioh\_pcieqos\_common.h. ## 4.4.1 ioh\_pcieqos\_reqt This structure is used for preserving information related to the Packet HUB request. #### Table 2. ioh\_pcieqos\_reqt structure | Name | Description | |-------------------|---------------------------------------| | ULONG addr_offset | Specifies the register address offset | | ULONG data | Specifies the write data | | ULONG mask | Specifies the mask | ## 4.5 Error Handling Since the IOCTL command is implemented using Windows\* API, the return value of the call is dependent on and defined by the OS. On Windows\*, the return value will be a non-zero value. If the error is detected within or outside the driver, an appropriate system defined value is returned by the driver. ## 4.6 Inter-IOCTL dependencies There are no inter-IOCTL dependencies. Once the driver has been loaded successfully, the IOCTLs stated above can be used in any order. #### 5.0 **Programming Guide** This section describes the basic procedure for using the Packet HUB driver from a user mode application. All operations are through the IOCTLs exposed by the Packet HUB driver. Refer to Section 4.3 for details on the IOCTLs. The steps involved in accessing the Packet HUB driver from the user mode application are described below: - 1. Open the device. - 2. Perform read/write operations. - 3. Close the device. #### 5.1 **Opening the Device** Packet HUB driver is opened using the Win32 CreateFile API. To get the device name, refer to Section 5.1.1. #### Using Packet HUB Interface Exposed by the Driver 5.1.1 A device interface class is a way of exporting device and driver functionality to other system components, including other drivers, as well as user-mode applications. A driver can register a device interface class, and then enable an instance of the class for each device object to which user-mode I/O requests might be sent. The Intel® PCH EG20T Packet HUB driver registers the following interface. | No | Interface Name | |----|--------------------------------| | 1 | GUID_DEVINTERFACE_IOHPACKETHUB | This is defined ioh\_pcieqos\_common.h. Device interfaces are available to both kernel-mode components and user-mode applications. User-mode code can use SetupDiXxx functions to find out about registered, enabled device interfaces. Please refer the following site to get the details about SetupDiXxx functions. http://msdn.microsoft.com/en-us/library/dd406734.aspx #### 5.2 **Read/Write Operation** Refer to Section 4.3. #### 5.3 Close the Device Once all the operations related to the Packet HUB driver are complete, the device handle must be freed by calling the Win32 API CloseHandle. CloseHandle (hHandle): February 2011 Order Number: 324265-002US # 6.0 Default Settings Table 3 lists the default settings that the Packet HUB driver sets on the hardware. Refer to the "Register Address Map | Memory-Mapped I/O Registers | Device Control Registers" section in the "Packet Hub" chapter of the $Intel^{\circledR}$ Platform Controller Hub EG20T External Design Specification for other default settings. #### Table 3. Default Register Values Used in Packet HUB Driver for Initialization | Register | Value | |----------------------------------------------------------------------------|------------| | Device Read Pre-Fetch Control Register (offset start 014h offset end 017h) | 0x000ffffa | | Interrupt Reduce Value Dev0 Func1 (offset start 044h offset end 047h) | 0x25 | Note: The performance of SATA/Gigabit Ethernet/USB/SDIO decreases when the above values are changed.